

# Automotive (A2)

# 2-WIRE 512K Bits Serial EEPROM

Copyright © 2014 Giantec Semiconductor Corp. (Giantec). All rights reserved. Giantec reserves the right to make changes to this specification and its products at any time without notice. Giantec products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for critical medical or surgical equipment, aerospace or military, or other applications planned to support or sustain life. It is the customer's obligation to optimize the design in their own products for the best performance and optimization on the functionality and etc. Giantec assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and prior placing orders for products.

**Giantec Semiconductor Corp** 

www.giantec-semi.com



#### **Table of Contents**

| 1. | Features                                           | 3  |
|----|----------------------------------------------------|----|
|    | General Description                                |    |
| 3. | Functional Block Diagram                           | 4  |
| 4. | Pin Configuration                                  | 5  |
|    | 4.1 8-Pin SOIC, TSSOP and MSOP                     | 5  |
|    | 4.2 8-Lead UDFN                                    | 5  |
|    | 4.3 Pin Definition                                 | 5  |
|    | 4.4 Pin Descriptions                               | 5  |
| 5. | Device Operation                                   | 6  |
|    | 5.1 2-WIRE Bus                                     | 6  |
|    | 5.2 The Bus Protocol                               | 6  |
|    | 5.3 Start Condition                                | 6  |
|    | 5.4 Stop Condition                                 | 6  |
|    | 5.5 Acknowledge                                    | 6  |
|    | 5.6 Reset                                          | 6  |
|    | 5.7 Standby Mode                                   | 6  |
|    | 5.8 Device Addressing                              | 6  |
|    | 5.9 Write Operation                                | 7  |
|    | 5.10 Read Operation                                |    |
|    | 5.11 ECC (Error Correction Code) and Write cycling | 8  |
|    | 5.12 Diagrams                                      |    |
|    | 5.12 Timing Diagrams                               | 12 |
| 6. | Electrical Characteristics                         | 13 |
|    | 6.1 Absolute Maximum Ratings                       |    |
|    | 6.2 Operating Range                                | 13 |
|    | 6.3 Capacitance                                    |    |
|    | 6.4 Reliability                                    |    |
|    | 6.5 DC Electrical Characteristic                   |    |
|    | 6.5 AC Electrical Characteristic                   |    |
|    | Ordering Information                               |    |
| 8. | Top Markings                                       | 17 |
|    | 8.1 SOIC Package                                   | 17 |
|    | 8.2 TSSOP Package                                  | 17 |
|    | 8.3 UDFN Package                                   | 17 |
| 9. | Package Information                                |    |
|    | 9.1 SOIC                                           |    |
|    | 9.2 TSSOP                                          |    |
|    | 9.3 UDFN                                           |    |
| 10 | ). Revision History                                | 21 |
|    |                                                    |    |



#### 1. Features

- Two-Wire Serial Interface, I<sup>2</sup>C<sup>™</sup> Compatible
  - Bi-directional data transfer protocol
- Wide-voltage Operation
  - V<sub>CC</sub> = 1.7V to  $5.5V(-40^{\circ}C \text{ to } 105^{\circ}C)$
- Speed: 400 KHz (1.7V~5.5V) 1 MHz (2.5V~5.5V)
  - Standby current (max.): 5µA, 5.5V
- Operating current (max.): 1.5mA, 5.5V
- Hardware Data Protection
  - Write Protect Pin
- Sequential & Random Read Features
- Memory organization: 65,536 x 8 bits

#### **2. General Description**

The GT24C512B are EEPROM devices that use the standard 2-wire interface for communications. The GT24C512B contains a memory array of 512K-bits (65,536x8), which is organized in 128-byte per page.

The EEPROM can operate in a wide voltage range from 1.7V to 5.5V which fits most application. This product can provide a low-power 2-wire EEPROM solution. The device is offered in Lead-free, RoHS, halogen free or Green. The available package types are 8-pin SOIC, TSSOP and UDFN.

The GT24C512B is compatible with the standard 2-wire bus protocol. If in case the bus is not responded, a new sent Op-code command will reset the bus and the device will respond correctly. The simple bus consists of the Serial Clock wire (SCL) and the Serial Data wire (SDA). Utilizing such bus protocol, a Master device, such as a microcontroller, can usually control one or more Slave devices, alike this GT24C512B. The bit stream over the SDA line includes a series of bytes, which identifies a particular Slave device, an instruction, an address within that Slave device, and a series of data, if appropriate. The

- Page Size: 128 bytes
- Page write mode
  - Up to 128 bytes per page write
- Self timed write cycle with auto clear: 5ms (max.)
- Filtered inputs for noise suppression
- With ECC function
- High-reliability
  - Endurance: 4 million cycles
  - Data retention: 100 years
- Compliant with automotive standard AEC-Q100
  grade 2
- Packages: SOIC, TSSOP and UDFN
- Lead-free, RoHS, Halogen free, Green

GT24C512B also has a Write Protect pin (WP) to allow blocking any write operations over specified memory area.

Under no circumstance, the device will be hung up. In order to refrain the state machine entering into a wrong state during power-up sequence or a power toggle off-on condition, a power on reset circuit is embedded. During power-up, the device does not respond to any instructions until the supply voltage (Vcc) has reached an acceptable stable level above the reset threshold voltage. Once Vcc passes the power on reset threshold, the device is reset and enters into the Standby mode. This would also avoid any inadvertent Write operations during power-up stage. During power-down process, the device will enter into standby mode, once V<sub>CC</sub> drops below the power on reset threshold voltage. In addition, the device will be in standby mode after receiving the Stop command, provided that no internal write operation is in progress. Nevertheless, it is illegal to send a command unless the V<sub>CC</sub> is within its operating level.



#### **3. Functional Block Diagram**





#### 4. Pin Configuration

#### 4.1 8-Pin SOIC, TSSOP and MSOP



#### 4.2 8-Lead UDFN Top View 8 V<sub>CC</sub> A0 1 2 7 WP A1 3 SCL 6 A2 4 SDA GND 5

#### 4.3 Pin Definition

| Pin No. | Pin Name        | I/O | Definition                                     |
|---------|-----------------|-----|------------------------------------------------|
| 1       | A0              | I   | Device Address Input                           |
| 2       | A1              | I   | Device Address Input                           |
| 3       | A2              | I   | Device Address Input                           |
| 4       | GND             | -   | Ground                                         |
| 5       | SDA             | I/O | Serial Address and Data input and Data out put |
| 6       | SCL             | I   | Serial Clock Input                             |
| 7       | WP              | I   | Write Protect Input                            |
| 8       | V <sub>CC</sub> | -   | Power Supply                                   |

#### **4.4 Pin Descriptions**

#### SCL

This input clock pin is used to synchronize the data transfer to and from the device.

#### SDA

The SDA is a bi-directional pin used to transfer addresses and data into and out of the device. The SDA pin is an open drain output and can be wired with other open drain or open collector outputs. However, the SDA pin requires a pull-up resistor connected to the power supply.

#### A0, A1, A2

The A0, A1 and A2 are the device address inputs.

Typically, the A0, A1, and A2 pins are for hardware addressing and a total of 8 devices can be connected on a single bus system. When A0, A1, and A2 are left floating,

the inputs are defaulted to zero.

#### WP

WP is the Write Protect pin. While the WP pin is connected to the power supply of GT24C512B, the entire array becomes Write Protected (i.e. the device becomes Read only). When WP is tied to Ground or left floating, the normal write operations are allowed.

**Note:** WP cannot be powered on earlier than Vcc, and the amplitude of WP cannot be greater than Vcc.

Vcc

Supply voltage

#### GND

Ground of supply voltage



#### **5. Device Operation**

The GT24C512B serial interface supports communications using standard 2-wire bus protocol, such as I<sup>2</sup>C.

#### 5.1 2-WIRE Bus

The two-wire bus is defined as Serial Data (SDA), and Serial Clock (SCL). The protocol defines any device that sends data onto the SDA bus as a transmitter, and the receiving devices as receivers. The bus is controlled by Master device that generates the SCL, controls the bus access, and generates the Start and Stop conditions. The GT24C512B is the Slave device.

#### 5.2 The Bus Protocol

Data transfer may be initiated only when the bus is not busy.

During a data transfer, the SDA line must remain stable whenever the SCL line is high. Any changes in the SDA line while the SCL line is high will be interpreted as a Start or Stop condition.

The state of the SDA line represents valid data after a Start condition. The SDA line must be stable for the duration of the High period of the clock signal. The data on the SDA line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a Start condition and terminated by a Stop condition.

#### **5.3 Start Condition**

The Start condition precedes all commands to the device and is defined as a High to Low transition of SDA when SCL is High. The EEPROM monitors the SDA and SCL lines and will not respond until the Start condition is met.

#### 5.4 Stop Condition

The Stop condition is defined as a Low to High transition of SDA when SCL is High. All operations must end with a Stop condition.

#### 5.5 Acknowledge

After a successful data transfer, each receiving device is required to generate an ACK. The Acknowledging device pulls down the SDA line.

#### 5.6 Reset

The GT24C512B contains a reset function in case the 2-wire bus transmission on is accidentally interrupted (e.g. a power loss), or needs to be terminated mid-stream. The reset is initiated when the Master device creates a Start condition. To do this, it may be necessary for the Master device to monitor the SDA line while cycling the SCL up to nine times. (For each clock signal transition to High, the Master checks for a High level on SDA.)

#### 5.7 Standby Mode

While in standby mode, the power consumption is minimal. The GT24C512B enters into standby mode during one of the following conditions: a) After Power-up, while no Op-code is sent; b) After the completion of an operation and followed by the Stop signal, provided that the previous operation is not Write related; or c) After the completion of any internal write operations.

#### **5.8 Device Addressing**

The Master begins a transmission on by sending a Start condition, then sends the address of the particular Slave devices to be communicated. The Slave device address is 8 bits format as shown in Figure. 5-5.

The four most significant bits of the Slave address are fixed (1010) for GT24C512B.

The next three bits, A0, A1 and A2, of the Slave address are specifically related to EEPROM. Up to eight GT24C512B units can be connected to the 2-wire bus.

The last bit of the Slave address specifies whether a Read or Write operation is to be performed. When this bit is set to 1, Read operation is selected. While it is set to 0, Write operation is selected.

After the Master transmits the Start condition and Slave address byte appropriately, the associated 2-wire Slave device, GT24C512B, will respond with ACK on the SDA line. Then GT24C512B will pull down the SDA on the ninth clock cycle, signaling that it received the eight bits of data.

The GT24C512B then prepares for a Read or Write operation by monitoring the bus.

#### **5.9 Write Operation**

#### 5.9.1 Byte Write

In the Byte Write mode, the Master device sends the Start condition and the Slave address information (with the R/W set to Zero) to the Slave device. After the Slave generates an ACK, the Master sends the byte address that is to be written into the address pointer of the GT24C512B. After receiving another ACK from the Slave, the Master device transmits the data byte to be written into the address memory location. The GT24C512B acknowledges once more and the Master generates the Stop condition, at which time the device begins its internal programming cycle. While this internal cycle is in progress, the device will not respond to any request from the Master device.

#### 5.9.2 Page Write

The GT24C512B is capable of 128-byte Page-Write operation. A Page-Write is initiated in the same manner as a Byte Write, but instead of terminating the internal Write cycle after the first data word is transferred, the Master device can transmit up to 127 more bytes. After the receipt of each data word, the EEPROM responds immediately with an ACK on SDA line, and the seven lower order data word address bits are internally incremented by one, while the higher order bits of the data word address remain constant. If a byte address is incremented from the last byte of a page, it returns to the first byte of that page. If the Master device should transmit more than 128 bytes prior to issuing the Stop condition, the address counter will "roll over," and the previously written data will be overwritten. Once all 128 bytes are received and the Stop condition has been sent by the Master, the internal programming cycle begins. At this point, all received data is written to the GT24C512B in a single Write cycle. All inputs are disabled until completion of the internal Write cycle.

#### 5.9.3 Acknowledge (ACK) Polling

The disabling of the inputs can be used to take advantage of the typical Write cycle time. Once the Stop condition is issued to indicate the end of the host's Write operation, the GT24C512B initiates the internal Write cycle. ACK polling can be initiated immediately. This involves issuing the Start



condition followed by the Slave address for a Write operation. If the EEPROM is still busy with the Write operation, no ACK will be returned. If the GT24C512B has completed the Write operation, an ACK will be returned and the host can then proceed with the next Read or Write operation.

#### 5.10 Read Operation

Read operations are initiated in the same manner as Write operations, except that the (R/W) bit of the Slave address is set to "1". There are three Read operation options: current address read, random address read and sequential read.

#### 5.10.1 Current Address Read

The GT24C512B contains an internal address counter which maintains the address of the last byte accessed, incremented by one. When the EEPROM receives the Slave Addressing Byte with a Read operation (R/W bit set to "1"), it will respond an ACK and transmit the 8-bit data byte stored at address location n+1. The Master should not acknowledge the transfer but should generate a Stop condition so the GT24C512B discontinues transmission. The address "roll over" during read is from the last byte of the last memory page, to the first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page. (Refer to Figure 5-8. Current Address Read Diagram.)

#### 5.10.2 Random Address Read

Selective Read operations allow the Master device to select at random any memory location for a Read operation. The Master device first performs a 'dummy' Write operation by sending the Start condition, Slave address and byte address of the location it wishes to read. After the GT24C512B acknowledges the byte address, the Master device resends the Start condition and the Slave address, this time with the R/W bit set to one. The EEPROM then responds with its ACK and sends the data requested. The Master device does not send an ACK but will generate a Stop condition. (Refer to Figure 5-9. Random Address Read Diagram.)

#### **5.10.3 Sequential Read**

Sequential Reads can be initiated as either a Current Address Read or Random Address Read. After the GT24C512B sends the initial byte sequence, the Master device now responds with an ACK indicating it requires additional data from the GT24C512B. The EEPROM continues to output data for each ACK received. The Master



device terminates the sequential Read operation by pulling SDA High (no ACK) indicating the last data word to be read, followed by a Stop condition. The data output is sequential, with the data from address n followed by the data from address n+1,n+2 ... etc. The address counter increments by one automatically, allowing the entire memory contents to be serially read during sequential Read operation. When the memory address boundary of the array is reached, the address counter "rolls over" to address 0, and the device continues to output data. (Refer to Figure 5-10. Sequential Read Diagram).

## 5.11 ECC (Error Correction Code) and Write cycling

The Error Correction Code (ECC) is an internal logic function which is transparent for the I2C communication protocol.

The ECC logic is implemented on each group of four EEPROM bytes [1]. Inside a group, if a single bit out of the four bytes happens to be erroneous during a Read operation, the ECC detects this bit and replaces it with the correct value. The read reliability is therefore much improved.

Even if the ECC function is performed on groups of four bytes, a single byte can be written independently. In this case, the ECC function also writes the three other bytes located in the same group [1]. As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the 4 bytes of the group: the sum of the cycles seen by byte0, byte1, byte2 and byte3 of the same group must remain below the maximum value defined in 6.4 Reliability.

Note: 1. A group of four bytes is located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer.



#### 5.12 Diagrams

#### Figure 5-1. Typical System Bus Configuration



Figure 5-2. output Acknowledge



#### Figure 5-3. Start and Stop Conditions







# Figure 5-4. Data Validity Protocol Data Change SCL Data Stable Dat

Figure 5-5. Slave Address

| $1$ 0 1 0 A2 A1 A0 $R/\overline{W}$ |
|-------------------------------------|
| I U I U AZ AI AU NW                 |

Figure 5-6. Byte Write



#### Figure 5-7. Page Write



**Giantec Semiconductor Corp** 





#### Figure 5-8. Current Address Read



Figure 5-9. Random Address Read



#### Figure 5-10. Sequential Read





#### **5.12 Timing Diagrams**







#### **6. Electrical Characteristics**

#### **6.1 Absolute Maximum Ratings**

| Symbol            | Parameter              | Value                       | Unit |
|-------------------|------------------------|-----------------------------|------|
| Vs                | Supply Voltage         | -0.5 to V <sub>CC</sub> + 1 | V    |
| VP                | Voltage on Any Pin     | -0.5 to Vcc + 1             | V    |
| T <sub>BIAS</sub> | Temperature Under Bias | –55 to +125                 | °C   |
| T <sub>STG</sub>  | Storage Temperature    | -65 to +150                 | °C   |
| Іоит              | Output Current         | 5                           | mA   |

Note: Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **6.2 Operating Range**

| Range              | Ambient Temperature (T <sub>A</sub> ) | Vcc          |
|--------------------|---------------------------------------|--------------|
| Automotive Grade 2 | –40°C to +105°C                       | 1.7V to 5.5V |

#### 6.3 Capacitance

| Symbol | Parameter <sup>[1, 2]</sup> | Conditions     | Max. | Unit |
|--------|-----------------------------|----------------|------|------|
| Cin    | Input Capacitance           | $V_{IN} = 0V$  | 6    | pF   |
| Cı/o   | Input / Output Capacitance  | $V_{I/O} = 0V$ | 8    | pF   |

Notes: <sup>[1]</sup> Tested initially and after any design or process changes that may affect these parameters and not 100% tested. <sup>[2]</sup> Test conditions:  $T_A = 25^{\circ}C$ , f = 1 MHz,  $V_{CC} = 5.0 \text{ V}$ .

#### 6.4 Reliability

| Ambient Temperature<br>(TA) | Symbol | Parameter      | Min.      | Unit                   |
|-----------------------------|--------|----------------|-----------|------------------------|
|                             | End    | Endurance      | 4 million | Program / Erase Cycles |
| Ta=+25°C                    | DR     | Data Retention | 100       | Years                  |

Note: <sup>[1]</sup> The write cycle endurance is defined for group of four bytes located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3] where N is an integer. The Write cycle endurance is defined by characterization and qualification.

<sup>[2]</sup>A Write cycle is executed when either a Page Write or a Byte write instruction is decoded. When using the Byte Write or the Page Write, refer also to 5.11 ECC (Error Correction Code) and Write cycling.



#### **6.5 DC Electrical Characteristic**

#### Industrial: $T_A = -40^{\circ}$ C to +105°C, $V_{cc} = 1.7$ V ~ 5.5V

| Symbol           | Parameter <sup>[1]</sup>              | Vcc  | <b>Test Conditions</b>                | Min.    | Тур. | Max.                 | Unit |
|------------------|---------------------------------------|------|---------------------------------------|---------|------|----------------------|------|
| V <sub>CC</sub>  | Supply Voltage                        |      |                                       | 1.7     |      | 5.5                  | V    |
| M                | Input High Voltage(WP and A0, A1, A2) |      |                                       | 0.7*Vcc |      | Vcc+0.5              | V    |
| Vih              | Input High Voltage( SCL and SDA )     |      |                                       | 0.7*Vcc |      | Vcc+0.5              | V    |
| VIL              | Input Low Voltage                     |      |                                       | -0.5    |      | 0.3* V <sub>CC</sub> | V    |
| lu               | Input Leakage Current                 | 5 V  | V <sub>IN</sub> = V <sub>CC</sub> max |         |      | 2                    | μA   |
| ILO              | Output Leakage Current                | 5V   |                                       |         |      | 2                    | μA   |
| V <sub>OL1</sub> | Output Low Voltage                    | 1.7V | I <sub>OL</sub> = 0.15 mA             | _       |      | 0.2                  | V    |
| V <sub>OL2</sub> | Output Low Voltage                    | 3V   | I <sub>OL</sub> = 2.1 mA              | _       |      | 0.4                  | V    |
| I <sub>SB1</sub> | Standby Current                       | 1.7V | $V_{IN} = V_{CC} \text{ or } GND$     | _       | 0.2  | 3                    | μA   |
| I <sub>SB2</sub> | Standby Current                       | 5.5V | $V_{IN} = V_{CC} \text{ or } GND$     | _       | 0.8  | 5                    | μA   |
|                  | Deed Ownerst                          | 1.7V | Read at 400KHz                        | _       |      | 0.5                  | mA   |
| Icc1             | Read Current                          | 5.5V | Read at 1 MHz                         |         |      | 1.0                  | mA   |
|                  | Muite Ourrent                         | 1.7V | Write at 1 MHz                        | _       |      | 1.0                  | mA   |
| Icc2             | Write Current 5.5                     | 5.5V | Write at 1 MHz                        |         |      | 1.5                  | mA   |

Note: The parameters are characterized but not 100% tested.



#### **6.5 AC Electrical Characteristic**

#### Industrial: $T_A = -40$ °C to +105°C, Supply voltage = 1.7V to 5.5V

| Curren have         |                                  | 1.7V≤V <sub>cc</sub> <2.5V |      | 2.5V≤V <sub>cc</sub> <5.5V |      |      |
|---------------------|----------------------------------|----------------------------|------|----------------------------|------|------|
| Symbol              |                                  | Min.                       | Max. | Min.                       | Max. | Unit |
| FscL                | SCK Clock Frequency              |                            | 400  |                            | 1000 | KHz  |
| TLOW                | Clock Low Period                 | 1200                       | —    | 400                        | —    | ns   |
| Thigh               | Clock High Period                | 600                        | —    | 260                        | —    | ns   |
| T <sub>R</sub>      | Rise Time (SCL and SDA)          |                            | 300  | —                          | 120  | ns   |
| Τ <sub>F</sub>      | Fall Time (SCL and SDA)          | _                          | 300  | —                          | 120  | ns   |
| T <sub>SU:STA</sub> | Start Condition Setup Time       | 600                        | —    | 200                        | _    | ns   |
| T <sub>SU:STO</sub> | Stop Condition Setup Time        | 600                        | —    | 200                        | _    | ns   |
| THD:STA             | Start Condition Hold Time        | 600                        | —    | 200                        | _    | ns   |
| T <sub>SU:DAT</sub> | Data In Setup Time               | 100                        | —    | 40                         | _    | ns   |
| T <sub>HD:DAT</sub> | Data In Hold Time                | 0                          | —    | 0                          | _    | ns   |
| ΤΑΑ                 | Clock to Output Access time (SCL | 100                        | 900  | 50                         | 400  | ns   |
|                     | Low to SDA Data Out Valid)       |                            |      |                            |      |      |
| TDH                 | Data Out Hold Time (SCL Low to   | 100                        | —    | 50                         | _    | ns   |
|                     | SDA Data Out Change)             |                            |      |                            |      |      |
| T <sub>WR</sub>     | Write Cycle Time                 | —                          | 5    | —                          | 5    | ms   |
| TBUF                | Bus Free Time Before New         | 1000                       | —    | 400                        | —    | ns   |
|                     | Transmission                     |                            |      |                            |      |      |
| T <sub>SU:WP</sub>  | WP pin Setup Time                | 600                        |      | 400                        |      | ns   |
| T <sub>HD:WP</sub>  | WP pin Hold Time                 | 1200                       | —    | 1200                       | _    | ns   |
| Т                   | Noise Suppression Time           |                            | 100  | —                          | 50   | ns   |

Notes: <sup>[1]</sup> The parameters are characterized but not 100% tested.

<sup>[2]</sup> AC measurement conditions:

 $R_{L}$  (connects to  $V_{CC}$ ): 1.3 k $\Omega$  (2.5V, 5.5V)

C<sub>L</sub> = 100 pF

Input pulse voltages:  $0.3^{*}V_{\text{CC}}$  to  $0.7^{*}V_{\text{CC}}$ 

Input rise and fall times:  $\leq$  50 ns

Timing reference voltages: half  $V_{\text{CC}}$  level



#### 7. Ordering Information

#### Industrial Grade: -40°C to +105°C, Lead-free

| Voltage Range                   | Part Number*        | Package (8-pin)*     |
|---------------------------------|---------------------|----------------------|
| 1.7V to 5.5V GT24C512B-2GLA2-TR |                     | 150-mil SOIC         |
|                                 | GT24C512B-2ZLA2-TR  | 3 x 4.4 mm TSSOP     |
|                                 | GT24C512B-2UDLA2-TR | 2 x 3 x 0.55 mm UDFN |

1. Contact Giantec Sales Representatives for availability and other package information.

2. The product is packed in tape and reel "-TR" (4K per reel), except UDFN is 5K per reel.

3. Refer to Giantec website for related declaration document on lead free, RoHS, halogen free or Green, whichever is applicable.



#### 8. Top Markings

8.1 SOIC Package



#### 8.2 TSSOP Package



**G**: Giantec Logo 4512B2GX: GT24C512B-2GLA2-TR YWW: Date Code, Y=year, WW=week

**GT**: Giantec Logo 4512B2ZX: GT24C512B-2ZLA2-TR YWW: Date Code, Y=year, WW=week

#### 8.3 UDFN Package



*GT*: Giantec Logo <u>49B2</u>: GT24C512B-2UDLA2-TR YWW: Date Code, Y=year, WW=week



#### 9. Package Information

#### 9.1 SOIC



#### 8L 150mil SOIC Package Outline



9.2 **TSSOP** 

#### 8L 3x4.4mm TSSOP Package Outline





#### 9.3 UDFN

#### **8L 2x3mm UDFN Package Outline**







#### **10. Revision History**

| Revision Date Descriptions |           | Descriptions                   |
|----------------------------|-----------|--------------------------------|
| A0                         | Jan. 2020 | Initial version                |
| A1                         | May. 2022 | Update Logo and other          |
| A2                         | Oct. 2024 | Update WP notes in section 4.5 |